Part Number Hot Search : 
RA252 Z5225 SFBSS78 B38C45M T6316A RMK400 1002A B38C45M
Product Description
Full Text Search
 

To Download CAT28C16ALI-90 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 ?2008 scillc. all rights reserved. characteristics subject to change without notice doc. no. md-1076, rev. e features  fast read access times: 90 ns, 120 ns, 200 ns  low power cmos cissipation: ?ctive: 25 ma max. ?tandby: 100 a max.  simple write operation: ?n-chip address and data latches ?elf-timed write cycle with auto-clear  fast write cycle time: 10ms max  end of write detection: data data data data data polling  hardware write protection  cmos and ttl compatible i/o  10,000 or 100,000 program/erase cycles  10 or 100 year data retention  commercial, industrial and automotive temperature ranges description the cat28c16a is a fast, low power, 5v-only cmos parallel eeprom organized as 2k x 8-bits. it requires a simple interface for in-system programming. on-chip address and data latches, self-timed write cycle with auto-clear and v cc power up/down write protection eliminate additional timing and protection hardware. data polling signals the start and end of the self-timed write cycle. additionally, the cat28c16a features hard- ware write protection. the cat28c16a is manufactured using catalyst? ad- vanced cmos floating gate technology. it is designed to endure 10,000 program/erase cycles and has a data retention of 10 years. the device is available in jedec approved 24-pin dip and soic or 32-pin plcc pack- ages. block diagram addr. buffer & latches addr. buffer & latches inadvertent write protection control logic timer row decoder column decoder high voltage generator a 4 a 10 ce oe we a 0 a 3 i/o 0 i/o 7 i/o buffers 2,048 x 8 eeprom array v cc data polling 16k-bit cmos parallel eeprom cat28c16a
cat28c16a 2 doc. no. md-1076, rev. e ? 2008 scillc. all rights reserved. characteristics subject to change without notice pin configuration a 6 a 5 a 4 a 3 5 6 7 8 a 2 a 1 a 0 nc 9 10 11 12 i/o 0 13 a 8 a 9 nc nc 29 28 27 26 oe a 10 ce 25 24 23 22 i/o 7 21 i/o 1 i/o 2 v ss nc i/o 3 i/o 4 i/o 5 14 15 16 17 18 19 20 4321323130 a 7 nc nc nc v cc we nc i/o 6 top view i/o 2 v ss i/o 6 i/o 5 i/o 0 i/o 1 oe a 10 ce i/o 7 a 3 a 2 a 1 a 0 a 7 a 6 a 5 a 4 a 9 v cc we a 8 i/o 4 i/o 3 11 12 18 17 16 15 9 10 21 20 19 5 6 7 8 1 2 3 4 24 23 22 14 13 plcc package (n, g) dip package (p, l) soic package (j, k, w, x) pin functions pin name function a 0 a 10 address inputs i/o 0 i/o 7 data inputs/outputs ce chip enable oe output enable we write enable v cc 5v supply v ss ground nc no connect mode selection mode ce we oe i/o power read l h l d out active byte write (we controlled) l h d in active byte write (ce controlled) l h d in active standby, and write inhibit h x x high-z standby read and write inhibit x h h high-z active capacitance t a = 25 c, f = 1.0 mhz, v cc = 5v symbol test max. units conditions c i/o (1) input/output capacitance 10 pf v i/o = 0v c in (1) input capacitance 6 pf v in = 0v note: (1) this parameter is tested initially and after a design or process change that affects the parameter.
cat28c16a 3 ? 2008 scillc. all rights reserved. characteristics subject to change without notice doc. no. md-1076, rev. e *comment stresses above those listed under absolute maximum ratings may cause permanent damage to the device. these are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specifica- tion is not implied. exposure to any absolute maximum rating for extended periods may affect device perfor- mance and reliability. absolute maximum ratings* temperature under bias ................. 55 c to +125 c storage temperature ....................... 65 c to +150 c voltage on any pin with respect to ground (2) ........... 2.0v to +v cc + 2.0v v cc with respect to ground ............... 2.0v to +7.0v package power dissipation capability (ta = 25 c) ................................... 1.0w lead soldering temperature (10 secs) ............ 300 c output short circuit current (3) ........................ 100 ma d.c. operating characteristics v cc = 5v 10%, unless otherwise specified. limits symbol parameter min typ max units test conditions i cc v cc current (operating, ttl) 35 ma ce = oe = v il , f = 1/t rc min, all i/o s open i ccc (5) v cc current (operating, cmos) 25 ma ce = oe = v ilc , f = 1/t rc min, all i/o s open i sb v cc current (standby, ttl) 1 ma ce = v ih , all i/o s open i sbc (6) v cc current (standby, cmos) 100 a ce = v ihc , all i/o s open i li input leakage current 10 10 av in = gnd to v cc i lo output leakage current 10 10 av out = gnd to v cc , ce = v ih v ih (6) high level input voltage 2 v cc +0.3 v v il (5) low level input voltage 0.3 0.8 v v oh high level output voltage 2.4 v i oh = 400 a v ol low level output voltage 0.4 v i ol = 2.1ma v wi write inhibit voltage 3.0 v reliability characteristics symbol parameter min max units n end (1, 7) endurance 100,000 cycles/byte t dr (1, 7) data retention 100 years v zap (1) esd susceptibility 2000 volts i lth (1)(4) latch-up 100 ma note: (1) this parameter is tested initially and after a design or process change that affects the parameter. (2) the minimum dc input voltage is 0.5v. during transitions, inputs may undershoot to 2.0v for periods of less than 20 ns. maximum dc voltage on output pins is v cc +0.5v, which may overshoot to v cc +2.0v for periods of less than 20 ns. (3) output shorted for no more than one second. no more than one output shorted at a time. (4) latch-up protection is provided for stresses up to 100ma on address and data pins from 1v to v cc +1v. (5) v ilc = 0.3v to +0.3v. (6) v ihc = v cc 0.3v to v cc +0.3v. (7) for the cat28c16a-20, the minimum endurance is 10,000 cycles and the minimum data retention is 10 years.
cat28c16a 4 doc. no. md-1076, rev. e ? 2008 scillc. all rights reserved. characteristics subject to change without notice figure 1. a.c. testing input/output waveform(3) figure 2. a.c. testing load circuit (example) note: (1) this parameter is tested initially and after a design or process change that affects the parameter. (2) output floating (high-z) is defined as the state when the external data line is no longer driven by the output buffer. (3) input rise and fall times (10% and 90%) < 10 ns. input pulse levels reference points 2.0 v 0.8 v 2.4 v 0.45 v 1.3v device under test 1n914 3.3k c l = 100 pf out c l includes jig capacitance a.c. characteristics, read cycle v cc = 5v 10%, unless otherwise specified. 28c16a-90 28c16a-12 28c16a-20 symbol parameter min max min max min max units t rc read cycle time 90 120 200 ns t ce ce access time 90 120 200 ns t aa address access time 90 120 200 ns t oe oe access time 50 60 80 ns t lz (1) ce low to active output 0 0 0 ns t olz (1) oe low to active output 0 0 0 ns t hz (1)(2) ce high to high-z output 50 50 55 ns t ohz (1)(2) oe high to high-z output 50 50 55 ns t oh (1) output hold from address change 0 0 0 ns
cat28c16a 5 ? 2008 scillc. all rights reserved. characteristics subject to change without notice doc. no. md-1076, rev. e note: (1) this parameter is tested initially and after a design or process change that affects the parameter. (2) a write pulse of less than 20ns duration will not initiate a write cycle. a.c. characteristics, write cycle v cc = 5v 10%, unless otherwise specified. 28c16a-90 28c16a-12 28c16a-20 symbol parameter min max min max min max units t wc write cycle time 5 5 10 ms t as address setup time 0 0 10 ns t ah address hold time 100 100 100 ns t cs ce setup time 0 0 0 ns t ch ce hold time 0 0 0 ns t cw (2) ce pulse time 110 110 150 ns t oes oe setup time 0 0 15 ns t oeh oe hold time 0 0 15 ns t wp (2) we pulse width 110 110 150 ns t ds data setup time 60 60 50 ns t dh data hold time 0 0 10 ns t dl data latch time 5 10 5 10 50 ns t init (1) write inhibit period after power-up .05 100 .05 100 5 20 ms
cat28c16a 6 doc. no. md-1076, rev. e ? 2008 scillc. all rights reserved. characteristics subject to change without notice address ce oe we t rc data out data valid data valid t ce t oe t oh t aa t ohz t hz v ih high-z t lz t olz low. the data bus is set to a high impedance state when either ce or oe goes high. this 2-line control architec- ture can be used to eliminate bus contention in a system environment. device operation read data stored in the cat28c16a is transferred to the data bus when we is held high, and both oe and ce are held figure 3. read cycle figure 4. byte write cycle [we controlled] address ce oe we data out t as data in data valid high-z t cs t ah t ch t wc t oeh t dl t dh t ds t oes t wp
cat28c16a 7 ? 2008 scillc. all rights reserved. characteristics subject to change without notice doc. no. md-1076, rev. e address ce we oe i/o 7 d in = x d out = x d out = x t oe t oeh t wc t oes data polling data polling is provided to indicate the completion of a byte write cycle. once a byte write cycle is initiated, attempting to read the last byte written will output the complement of that data on i/o 7 (i/o 0 i/o 6 are indeter- minate) until the programming cycle is complete. upon completion of the self-timed byte write cycle, all i/o s will output true data during a read cycle. byte write a write cycle is executed when both ce and we are low, and oe is high. write cycles can be initiated using either we or ce, with the address input being latched on the falling edge of we or ce, whichever occurs last. data, conversely, is latched on the rising edge of we or ce, whichever occurs first. once initiated, a byte write cycle automatically erases the addressed byte and the new data is written within 10 ms. figure 5. byte write cycle [ce controlled] address ce oe we data out t as data in data valid high-z t ah t wc t oeh t dh t ds t oes t dl t ch t cs t cw figure 6. data polling
cat28c16a 8 doc. no. md-1076, rev. e ? 2008 scillc. all rights reserved. characteristics subject to change without notice hardware data protection the following is a list of hardware data protection fea- tures that are incorporated into the cat28c16a. (1) v cc sense provides for write protection when v cc falls below 3.0v min. (2) a power on delay mechanism, t init (see ac charac- teristics), provides a 5 to 20 ms delay before a write sequence, after v cc has reached 3.0v min. (3) write inhibit is activated by holding any one of oe low, ce high or we high. (4) noise pulses of less than 20 ns on the we or ce inputs will not result in a write cycle.
cat28c16a 9 ? 2008 scillc. all rights reserved. characteristics subject to change without notice doc. no. md-1076, rev. e ordering information notes: (1) the device used in the above example is a cat28c16ani-20t (plcc, industrial temperature, 200 ns access time, tape & reel). prefix device # suffix product number tape & reel package n: plcc j: soic (jedec) k: soic (eiaj) optional company id speed -90: 90ns -12: 120ns -20: 200ns * -40 c to +125 c is available upon request l: pdip (lead free, halogen free) g: plcc (lead-free, halogen-free) w: soic (jedec) (lead-free, halogen-free) x: soic (eiaj) (lead-free, halogen-free) temperature range blank = commercial (0 c to +70 c) i = industrial (-40 c to +85 c) a = automotive (-40 c to +105 c)* 28c16a n i t -20 cat
cat28c16a 10 doc. no. md-1076, rev. e ? 2008 scillc. all rights reserved. characteristics subject to change without notice revision history e t a dn o i s i v e rn o i t p i r c s e d 4 0 - r a m - 0 3a s a e r a l l a n i s e g a k c a p n e e r g d e d d a 4 0 - r p a - 9 1b n o i t a n g i s e d t e e h s a t a d e t e l e d m a r g a i d k c o l b e t a d p u n o i t a m r o f n i g n i r e d r o e t a d p u y r o t s i h n o i s i v e r e t a d p u r e b m u n v e r e t a d p u 4 0 - p e s - 1 2c s e r u t a e f e t a d p u s e l b a t s c i t s i r e t c a r a h c c a e t a d p u n o i t a m r o f n i g n i r e d r o e t a d p u 4 0 - p e s - 2 2d s e g n a h c r o n i m 8 0 - v o n - 4 2e e g a k c a p p i d p - l g n i d d a - n o i t a m r o f n i g n i r e d r o e t a d p u r o t c u d n o c i m e s n o o t t n i r p e n i f d n a o g o l e g n a h c on semiconductor and are registered trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to make changes with out further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for any pa rticular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without li mitation special, consequential or incidental damages. typical parameters which may be provided in scillc data sheets and/or specifications can and do vary in different applications and act ual performance may vary over time. all operating parameters, including typicals must be validated for each customer application by customer s technical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical imp lant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the scillc product could create a si tuation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scill c and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, direct ly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that scillc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. this literature is subject to all applicable copyright laws and is not for resale in any manner. publication ordering information literature fulfillment: literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone: 303-675-2175 or 800-344-3860 toll free usa/canada fax: 303-675-2176 or 800-344-3867 toll free usa/canada email: orderlit@onsemi.com n. american technical support: 800-282-9855 toll free usa/canada europe, middle east and africa technical support: phone: 421 33 790 2910 japan customer focus center: phone: 81-3-5773-3850 on semiconductor website: www.onsemi.com order literature: http: //www.onsemi.com/orderlit for additional information, please contact your local sales representative


▲Up To Search▲   

 
Price & Availability of CAT28C16ALI-90

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X